Read-to-read/Write-to-write turnaround for same chip select of DDR3 memory, BL/2+2 cycles is enough for them at BC4 and OTF case, BL/2 cycles is enough for fixed BL8. Cutting down the turnaround from BL/2+4 to BL/2+2 or BL/2 will improve the memory performance. Signed-off-by: Dave Liu <daveliu@freescale.com> |
||
|---|---|---|
| .. | ||
| Makefile | ||
| common_timing_params.h | ||
| ctrl_regs.c | ||
| ddr.h | ||
| ddr1_dimm_params.c | ||
| ddr2_dimm_params.c | ||
| ddr3_dimm_params.c | ||
| lc_common_dimm_params.c | ||
| main.c | ||
| options.c | ||
| util.c | ||