2012-10-04 06:46:02 +00:00
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* Copyright (C) 2012 Altera Corporation <www.altera.com>
|
2012-10-04 06:46:02 +00:00
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
|
|
|
|
|
#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
#include <asm/arch/socfpga_base_addrs.h>
|
2013-09-11 16:24:48 +00:00
|
|
|
#include "../../board/altera/socfpga/pinmux_config.h"
|
2014-06-10 06:17:42 +00:00
|
|
|
#include "../../board/altera/socfpga/iocsr_config.h"
|
2014-03-05 04:13:53 +00:00
|
|
|
#include "../../board/altera/socfpga/pll_config.h"
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_GENERIC_BOARD
|
|
|
|
|
|
2013-08-07 15:06:56 +00:00
|
|
|
/* Virtual target or real hardware */
|
2014-07-22 09:28:35 +00:00
|
|
|
#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
#define CONFIG_ARMV7
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_THUMB_BUILD
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
#define CONFIG_SOCFPGA
|
|
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
/* U-Boot Commands */
|
|
|
|
|
#define CONFIG_SYS_NO_FLASH
|
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
#define CONFIG_FAT_WRITE
|
|
|
|
|
#define CONFIG_HW_WATCHDOG
|
2014-09-14 23:27:57 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_CMD_ASKENV
|
|
|
|
|
#define CONFIG_CMD_BOOTZ
|
|
|
|
|
#define CONFIG_CMD_CACHE
|
|
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
|
#define CONFIG_CMD_EXT4
|
|
|
|
|
#define CONFIG_CMD_EXT4_WRITE
|
|
|
|
|
#define CONFIG_CMD_FAT
|
|
|
|
|
#define CONFIG_CMD_FPGA
|
|
|
|
|
#define CONFIG_CMD_GREPENV
|
|
|
|
|
#define CONFIG_CMD_MII
|
|
|
|
|
#define CONFIG_CMD_MMC
|
|
|
|
|
#define CONFIG_CMD_NET
|
|
|
|
|
#define CONFIG_CMD_PING
|
|
|
|
|
#define CONFIG_CMD_SETEXPR
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_REGEX /* Enable regular expression support */
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* High level configuration
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
|
|
|
|
#define CONFIG_DISPLAY_CPUINFO
|
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO
|
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_MISC_INIT_R
|
|
|
|
|
#define CONFIG_SYS_NO_FLASH
|
|
|
|
|
#define CONFIG_CLOCKS
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_FIT
|
2012-10-04 06:46:02 +00:00
|
|
|
#define CONFIG_OF_LIBFDT
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_TIMESTAMP /* Print image info with timestamp */
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* Memory configurations
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SoCDK */
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
|
#define PHYS_SDRAM_1 0x0
|
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
|
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - 0x100)
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE - \
|
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
|
|
|
|
|
#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
|
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x08000040
|
|
|
|
|
#else
|
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x01000040
|
2012-10-04 06:46:02 +00:00
|
|
|
#endif
|
|
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
/* Booting Linux */
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
|
#define CONFIG_BOOTFILE "zImage"
|
|
|
|
|
#define CONFIG_BOOTARGS "console=ttyS0" __stringify(CONFIG_BAUDRATE)
|
2014-09-19 10:33:19 +00:00
|
|
|
#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_BOOTCOMMAND "run ramboot"
|
2014-09-19 10:33:19 +00:00
|
|
|
#else
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_BOOTCOMMAND "run mmcload; run mmcboot"
|
2014-09-19 10:33:19 +00:00
|
|
|
#endif
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_LOADADDR 0x8000
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* U-Boot general configurations
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_LONGHELP
|
|
|
|
|
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
|
|
|
|
|
#define CONFIG_SYS_PBSIZE \
|
|
|
|
|
(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
|
/* Print buffer size */
|
|
|
|
|
#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
|
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
|
|
|
|
|
/* Boot argument buffer size */
|
|
|
|
|
#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
|
|
|
|
|
#define CONFIG_AUTO_COMPLETE /* Command auto complete */
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING /* Command history etc */
|
|
|
|
|
#define CONFIG_SYS_HUSH_PARSER
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* Cache
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
|
|
|
|
|
#define CONFIG_SYS_CACHELINE_SIZE 32
|
|
|
|
|
#define CONFIG_SYS_L2_PL310
|
|
|
|
|
#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* Ethernet on SoC (EMAC)
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
|
|
|
|
|
#define CONFIG_DESIGNWARE_ETH
|
|
|
|
|
#define CONFIG_NET_MULTI
|
|
|
|
|
#define CONFIG_DW_ALTDESCRIPTOR
|
|
|
|
|
#define CONFIG_MII
|
|
|
|
|
#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
|
|
|
|
|
#define CONFIG_PHYLIB
|
|
|
|
|
#define CONFIG_PHY_GIGE
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_EMAC_BASE SOCFPGA_EMAC0_ADDRESS
|
|
|
|
|
#define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII
|
|
|
|
|
#define CONFIG_EPHY0_PHY_ADDR 0
|
|
|
|
|
|
|
|
|
|
/* PHY */
|
|
|
|
|
#define CONFIG_EPHY1_PHY_ADDR 4
|
|
|
|
|
#define CONFIG_PHY_MICREL
|
|
|
|
|
#define CONFIG_PHY_MICREL_KSZ9021
|
|
|
|
|
#define CONFIG_KSZ9021_CLK_SKEW_ENV "micrel-ksz9021-clk-skew"
|
|
|
|
|
#define CONFIG_KSZ9021_CLK_SKEW_VAL 0xf0f0
|
|
|
|
|
#define CONFIG_KSZ9021_DATA_SKEW_ENV "micrel-ksz9021-data-skew"
|
|
|
|
|
#define CONFIG_KSZ9021_DATA_SKEW_VAL 0x0
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2013-08-07 15:06:56 +00:00
|
|
|
#endif
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* FPGA Driver
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#ifdef CONFIG_CMD_FPGA
|
|
|
|
|
#define CONFIG_FPGA
|
|
|
|
|
#define CONFIG_FPGA_ALTERA
|
|
|
|
|
#define CONFIG_FPGA_SOCFPGA
|
|
|
|
|
#define CONFIG_FPGA_COUNT 1
|
|
|
|
|
#endif
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* L4 OSC1 Timer 0
|
|
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
|
2012-10-04 06:46:02 +00:00
|
|
|
#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_TIMER_COUNTS_DOWN
|
|
|
|
|
#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
|
2013-08-07 15:06:56 +00:00
|
|
|
#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
|
2013-10-04 15:22:46 +00:00
|
|
|
#define CONFIG_SYS_TIMER_RATE 2400000
|
2013-08-07 15:06:56 +00:00
|
|
|
#else
|
2013-10-04 15:22:46 +00:00
|
|
|
#define CONFIG_SYS_TIMER_RATE 25000000
|
2013-08-07 15:06:56 +00:00
|
|
|
#endif
|
2014-07-14 12:14:17 +00:00
|
|
|
|
2014-06-10 06:11:04 +00:00
|
|
|
/*
|
|
|
|
|
* L4 Watchdog
|
|
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#ifdef CONFIG_HW_WATCHDOG
|
2014-06-10 06:11:04 +00:00
|
|
|
#define CONFIG_DESIGNWARE_WATCHDOG
|
|
|
|
|
#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
|
|
|
|
|
#define CONFIG_DW_WDT_CLOCK_KHZ 25000
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 12000
|
|
|
|
|
#endif
|
2014-06-10 06:11:04 +00:00
|
|
|
|
2014-09-19 09:28:23 +00:00
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* MMC Driver
|
2014-09-19 09:28:23 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#ifdef CONFIG_CMD_MMC
|
2014-09-19 09:28:23 +00:00
|
|
|
#define CONFIG_MMC
|
|
|
|
|
#define CONFIG_BOUNCE_BUFFER
|
|
|
|
|
#define CONFIG_GENERIC_MMC
|
|
|
|
|
#define CONFIG_DWMMC
|
|
|
|
|
#define CONFIG_SOCFPGA_DWMMC
|
|
|
|
|
#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
|
|
|
|
|
#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
|
|
|
|
|
#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
|
2014-09-08 12:08:45 +00:00
|
|
|
/* FIXME */
|
2014-09-19 09:28:23 +00:00
|
|
|
/* using smaller max blk cnt to avoid flooding the limited stack we have */
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
|
|
|
|
|
#endif
|
2014-06-10 06:11:04 +00:00
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
/*
|
2014-09-08 12:08:45 +00:00
|
|
|
* Serial Driver
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SYS_NS16550
|
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE -4
|
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
|
|
|
|
|
#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
|
|
|
|
|
#define CONFIG_SYS_NS16550_CLK 1000000
|
|
|
|
|
#else
|
|
|
|
|
#define CONFIG_SYS_NS16550_CLK 100000000
|
|
|
|
|
#endif
|
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
/*
|
|
|
|
|
* USB
|
|
|
|
|
* Ungate USB:
|
|
|
|
|
* mw 0xffd05014 0x01bef032
|
|
|
|
|
*/
|
|
|
|
|
#ifdef CONFIG_CMD_USB
|
|
|
|
|
#define CONFIG_USB_DWC2_OTG
|
|
|
|
|
/*#define CONFIG_USB_DWC2_REG_ADDR 0xffb00000*/
|
|
|
|
|
#define CONFIG_USB_DWC2_REG_ADDR 0xffb40000
|
|
|
|
|
#define CONFIG_USB_STORAGE
|
|
|
|
|
#endif
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
/*
|
|
|
|
|
* U-Boot environment
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV
|
|
|
|
|
#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
|
|
|
|
|
#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
|
|
|
|
|
#define CONFIG_ENV_IS_NOWHERE
|
|
|
|
|
#define CONFIG_ENV_SIZE 4096
|
|
|
|
|
#define CONFIG_HOSTNAME socfpga_cyclone5
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
|
"verify=n\0" \
|
|
|
|
|
"loadaddr= " __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
|
|
|
|
|
"ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \
|
|
|
|
|
"bootm ${loadaddr} - ${fdt_addr}\0" \
|
|
|
|
|
"bootimage=zImage\0" \
|
|
|
|
|
"fdt_addr=100\0" \
|
|
|
|
|
"fdtimage=socfpga.dtb\0" \
|
|
|
|
|
"fsloadcmd=ext2load\0" \
|
|
|
|
|
"bootm ${loadaddr} - ${fdt_addr}\0" \
|
|
|
|
|
"mmcroot=/dev/mmcblk0p2\0" \
|
|
|
|
|
"mmcboot=setenv bootargs " CONFIG_BOOTARGS \
|
|
|
|
|
" root=${mmcroot} rw rootwait;" \
|
|
|
|
|
"bootz ${loadaddr} - ${fdt_addr}\0" \
|
|
|
|
|
"mmcload=mmc rescan;" \
|
|
|
|
|
"fatload mmc 0:1 ${loadaddr} ${bootimage};" \
|
|
|
|
|
"fatload mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
|
|
|
|
|
"qspiroot=/dev/mtdblock0\0" \
|
|
|
|
|
"qspirootfstype=jffs2\0" \
|
|
|
|
|
"qspiboot=setenv bootargs " CONFIG_BOOTARGS \
|
|
|
|
|
" root=${qspiroot} rw rootfstype=${qspirootfstype};"\
|
|
|
|
|
"bootm ${loadaddr} - ${fdt_addr}\0"
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
/*
|
|
|
|
|
* SPL
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
2012-10-04 06:46:02 +00:00
|
|
|
#define CONFIG_SPL_BOARD_INIT
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SPL_RAM_DEVICE
|
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0xFFFF0000
|
|
|
|
|
#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
|
|
|
|
|
#define CONFIG_SPL_STACK_SIZE (4 * 1024)
|
|
|
|
|
#define CONFIG_SPL_MALLOC_SIZE (5 * 1024) /* FIXME */
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START ((unsigned long) (&__malloc_start))
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE (&__malloc_end - &__malloc_start)
|
2012-10-04 06:46:02 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CHUNKSZ_CRC32 (1 * 1024) /* FIXME: ewww */
|
2012-10-04 06:46:02 +00:00
|
|
|
#define CONFIG_CRC32_VERIFY
|
|
|
|
|
|
|
|
|
|
/* Linker script for SPL */
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/socfpga/u-boot-spl.lds"
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
2014-06-10 06:11:04 +00:00
|
|
|
#define CONFIG_SPL_WATCHDOG_SUPPORT
|
2014-09-08 12:08:45 +00:00
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
|
#undef CONFIG_PARTITIONS
|
|
|
|
|
#endif
|
2014-06-10 06:11:04 +00:00
|
|
|
|
2014-09-08 12:08:45 +00:00
|
|
|
#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */
|